GD32W51x User Manual
377
1100: TIMER4 CH2
1101:
Reserved
1110:
Reserved
1111: EXTI line 11
23
Reserved
Must be kept at reset value.
22
SWICST
Softw are start on inserted channel.
Setting 1 on this bit starts a conversion of a group of inserted channels. It is set by
softw are and cleared by softw are or by hardw are after the conversion starts.
21:20
ETMIC[1:0]
External trigger mode for inserted channel
00: External trigger for inserted channel disable
01: Rising edge of external trigger for inserted channel enable
01: Falling edge of external trigger for inserted channel enable
11: Rising and falling edge of external trigger for inserted channel enable
19:16
ETSIC[3:0]
External trigger select for inserted channel
0000: TIMER0 CH3
0001: TIMER0 TRGO
0010: TIMER1 CH0
0011: TIMER1 TRGO
0100: TIMER2 CH1
0101: TIMER2 CH3
0110: TIMER3 CH0
0111: TIMER3 CH1
1000: TIMER3 CH2
1001: TIMER3 TRGO
1010: TIMER4 CH3
1011: TIMER4 TRGO
1100:
Reserved
1101:
Reserved
1110:
Reserved
1111: EXTI line 15
15:12
Reserved
Must be kept at reset value.
11
DAL
Data alignment
0: right alignment
1: left alignment
10
EOCM
End of conversion mode
0: Only at the end of a sequence of regular conversions,the EOC bit is set.
Overflow detection is disabled unless DMA=1.
1: At the end of each regular conversion,the EOC bit is set. Overflow is detected
automatically
9
DDM
DMA disable mode