GD32W51x User Manual
566
1: When POEN bit is reset, CH0_O is set high
The CH0_O output changes after a dead-time if CH0_ON is implemented. This bit
can be modified only w hen PROT [1:0] bits in TIMERx_CCHP register is 00.
7:4
Reserved
Must be kept at reset value
3
DMAS
DMA request source selection
0: DMA request of channel x is sent w hen capture/compare event occurs.
1: DMA request of channel x is sent w hen update event occurs.
2
CCUC
Commutation control shadow register update control
When the commutation control shadow enable (for CHxEN, CHxNEN and
CHxCOMCTL bits) are set (CCSE=1), these shadow registers update are controlled
as below :
0: The shadow registers update by w hen CMTG bit is set.
1: The shadow registers update by w hen CMTG bit is set or a rising edge of TRGI
occurs.
When a channel does not have a complementary output, this bit has no effect.
1
Reserved
Must be kept at reset value.
0
CCSE
Commutation control shadow enable
0: The shadow registers for CHxEN, CHxNEN and CHxCOMCTL bits are disabled.
1: The shadow registers for CHxEN, CHxNEN and CHxCOMCTL bits are enabled.
After these bits have been w ritten, they are updated based w hen commutation event
coming.
When a channel does not have a complementary output, this bit has no effect.
DMA and interrupt enable register (TIMERx_DMAINTEN)
Address offset: 0x0C
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CH0DEN UPDEN
BRKIE
Reserved CMTIE
Reserved
CH0IE
UPIE
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:10
Reserved
Must be kept at reset value
9
CH0DEN
Channel 0 capture/compare DMA request enable