GD32W51x User Manual
227
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SWIEV15 SWIEV14 SWIEV13 SWIEV12 SWIEV11 SWIEV10 SWIEV9 SWIEV8
SWIEV7
SWIEV6 SWIEV5
SWIEV4
SWIEV3 SWIEV2
SWIEV1
SWIEV0
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:29
Reserved
Must be kept at reset value
28: 0
SWIEVx
Interrupt/Event softw are trigger (x=0..28)
When EXTI_SECCFG SECx is disabled, SWIEVx can be accessed w ith non-
secure and secure access.
When EXTI_SECCFG SECx is enabled, SWIEVx can only be accessed w ith
secure access. Nonsecure w rite to this bit x is discarded, non-secure read returns
0.
When EXTI_PRIVCFG PRIVx is disabled, SWIEVx can be accessed w ith
unprivileged and privilege access.
When EXTI_PRIVCFG PRIVx is enabled, SWIEVx can only be accessed w ith
privilege access.Unprivileged w rite to this bit x is discarded, unprivileged read
returns 0.
0: Deactivate the EXTIx softw are interrupt/event request
1: Activate the EXTIx softw are interrupt/event request
7.9.6.
Pending register (EXTI_PD)
Address offset: 0x14
Reset value: undefined
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
PD28
PD27
PD26
PD25
PD24
PD23
PD22
PD21
PD20
PD19
PD18
PD17
PD16
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PD15
PD14
PD13
PD12
PD11
PD10
PD9
PD8
PD7
PD6
PD5
PD4
PD3
PD2
PD1
PD0
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
rc_w1
Bits
Fields
Descriptions
31: 29
Reserved
Must be kept at reset value
28: 0
PDx
Interrupt pending status (x=0..28)
When EXTI_SECCFG SECx is disabled, PDx can be accessed w ith non-secure
and secure access.
When EXTI_SECCFG SECx is enabled, PDx can only be accessed w ith secure
access. Nonsecure w rite to this bit x is discarded, non-secure read returns 0.
When EXTI_PRIVCFG PRIVx is disabled, PDx can be accessed w ith unprivileged
and privilege access.