GD32W51x User Manual
175
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TRNGRS
T
HAURST CAURST
PKCAUR
ST
Reserved
DCIRST
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:7
Reserved
Must be kept at reset value
6
TRNGRST
TRNG reset
This bit is set and reset by softw are.
0: No reset
1: Reset the TRNG
5
HAURST
HAU reset
This bit is set and reset by softw are.
0: No reset
1: Reset the HAU
4
CAURST
CAU reset
This bit is set and reset by softw are.
0: No reset
1: Reset the CAU
3
PKCAURST
PKCAU reset
This bit is set and reset by softw are.
0: No reset
1: Reset the PKCAU
2:1
Reserved
Must be kept at reset value
0
DCIRST
DCI reset
This bit is set and reset by softw are.
0: No reset
1: Reset the DCI
6.5.7.
AHB3 reset register (RCU_AHB3RST)
Address offset: 0x18
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0