GD32W51x User Manual
537
110: PWM mode0. When counting up, O0CPRE is active as long as the counter is
smaller than TIMERx_CH0CV else inactive. When counting dow n, O0CPRE is
inactive as long as the counter is larger than TIMERx_CH0CV else active.
111: PWM mode1. When counting up, O0CPRE is inactive as long as the counter
is smaller than TIMERx_CH0CV else active. When counting dow n, O0CPRE is
active as long as the counter is larger than TIMERx_C H0CV else inactive.
When configured in PWM mode, the O2CPRE level changes only w hen the output
compare mode sw itches from “Timing mode” mode to “PWM” mode or w hen the
result of the comparison changes.
3
CH2COMSEN
Channel 2 compare output shadow enable
When this bit is set, the shadow register of TIMERx_CH2CV register, w hich updates
at each update event w ill be enabled.
0: Channel 2 output compare shadow disable
1: Channel 2 output compare shadow enable
The PWM mode can be used w ithout validating the shadow register only in single
pulse mode (SPM bit in TIMERx_CTL0 register is set).
2
CH2COMFEN
Channel 2 output compare fast enable
When this bit is set, the effect of an event on the trigger in input on the
capture/compare output w ill be accelerated if the channel is configured in PWM0 or
PWM1 mode. The output channel w ill treat an active edge on the trigger input as a
compare match, and CH2_O is set to the compare level independently from the
result of the comparison.
0: Channel 2 output quickly compare disable. The minimum delay from an edge on
the trigger input to activate CH2_O output is 5 clock cycles.
1: Channel 2 output quickly compare enable. The minimum delay from an edge on
the trigger input to activate CH2_O output is 3 clock cycles.
1:0
CH2MS[1:0]
Channel 2 I/O mode selection
This bit-field specifies the w ork mode of the channel and the input signal selection.
This bit-field is w ritable only w hen the channel is not active. (CH2EN bit in
TIMERx_CHCTL2 register is reset).).
00: Channel 2 is configured as output
01: Channel 2 is configured as input, IS2 is connected to CI2FE2
10: Channel 2 is configured as input, IS2 is connected to CI3FE2
11: Channel 2 is configured as input, IS2 is connected to ITS. This mode is w orking
only if an internal trigger input is selected through TRGS bits in TIMERx_S MC F G
register.
Input capture m ode:
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15:12
CH3CAPFLT[3:0]
Channel 3 input capture filter control