GD32W51x User Manual
526
is used as TRGO
110: Compare. In this mode the master mode controller selects the O2CPRE signal
is used as TRGO
111: Compare. In this mode the master mode controller selects the O3CPRE signal
is used as TRGO
3
DMAS
DMA request source selection
0: DMA request of channel x is sent w hen channel x event occurs.
1: DMA request of channel x is sent w hen update event occurs.
2:0
Reserved
Must be kept at reset value.
Slave mode configuration register (TIMERx_SMCFG)
Address offset: 0x08
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ETP
SMC1
ETPSC[1:0]
ETFC[3:0]
MSM
TRGS[2:0]
Reserved
SMC[2:0]
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.
15
ETP
External trigger polarity
This bit specifies the polarity of ETI signal
0: ETI is active at high level or rising edge.
1: ETI is active at low level or falling edge.
14
SMC1
Part of SMC for enable External clock mode1.
In external clock mode 1, the counter is clocked by any active edge on the ETIF
signal.
0: External clock mode 1 disabled
1: External clock mode 1 enabled.
It is possible to simultaneously use external clock mode 1 w ith the restart mode,
pause mode or ev
ent mode. But the TRGS bits must not be 3’b111 in this case.
The external clock input w ill be ETIF if external clock mode 0 and external clock
mode 1 are enabled at the same time.
Note: External clock mode 0 enable is in this register’s SMC bit-filed.
13:12
ETPSC[1:0]
External trigger prescaler
The frequency of external trigger signal ETI must not be at higher than 1/4 of