GD32W51x User Manual
1023
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved TMFM
FAST
Reserved
RCS
Reserved
RCDMAE
N
Reserved RCSYN RCCM
SRCS Reserved
rw
rw
rw
rw
rw
rw
rt_w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
ICTEEN[1:0]
ICTSSEL[4:0]
Reserved
ICDMAE
N
SCMOD ICSYN Reserved
SICC
FLTEN
rw
rw
rw
rw
rw
rt_w
rw
Bits
Fields
Descriptions
31
Reserved
Must be kept at reset value.
30
TMFM
Threshold monitor fast mode
0: Threshold monitor w atch on the final data after performing offset correction and
right shift
1: Threshold monitor w atch on serial input data stream
29
FAST
Fast conversion mode for regular conversions
0: Fast conversion mode disabled
1: Fast conversion mode enabled
If fast mode is enabled, the normal conversion in continuous mode (except for the
first conversion) is performed faster than the conversion in standard mode. This bit
has no effect on conversions w hich are not continuous.
This bit can be configured only w hen FLTEN=0.
28:25
Reserved
Must be kept at reset value
24
RCS
Regular conversion channel selection
0: Channel 0 is selected as the regular conversion channel
1: Channel 1 is selected as the regular conversion channel
When RCPF=1, w riting this bit takes effect w hen the next regular conversion begins.
23:22
Reserved
Must be kept at reset value
21
RCDMA EN
DMA channel enabled to read data for the regular conversion
0: Disable the DMA channel to read regular data
1: Enable the DMA channel to read regular data
This bit can be configured only w hen FLTEN=0.
20
Reserved
Must be kept at reset value.
19
RCSYN
Regular conversion synchronously w ith HPDF_FLT0
0: Do not launch a regular conversion synchronously w ith HPDF_FLT0
1: Launch a regular conversion synchronously in HPDF_FLTy w hen a regular