GD32W51x User Manual
220
Interrupt
Num ber
Vector
Num ber
Peripheral Interrupt Description
Vector Address
RQ90
106
HPDF global interrupt1
0x0000_01A8
IRQ91
107
Wi-Fi11N global interrupt0
0x0000_01AC
IRQ92
108
Wi-Fi11N global interrupt1
0x0000_01B0
IRQ93
109
Wi-Fi11N global interrupt2
0x0000_01B4
IRQ94
110
EFUSE global interrupt
0x0000_01B8
IRQ95
111
QSPI global interrupt
0x0000_01BC
IRQ96
112
PKCAU global interrupt
0x0000_01C0
IRQ97
113
TSI global interrupt
0x0000_01C4
IRQ98
114
ICACHE global interrupt
0x0000_01C8
IRQ99
115
TZIAC security interrupt
0x0000_01CC
IRQ100
116
FMC secure interrupt
0x0000_01D0
IRQ101
117
QSPI security interrupt
0x0000_01D4
7.4.
External interrupt and event (EXTI) block diagram
Figure 7-1. Block diagram of EXTI
E X T I Line0~28
E dg e
de tecto r
P ola rity
C ontrol
S oftw a re
T rigge r
Interru pt M a sk
C ontrol
E vent
G e ne rate
E vent M ask
C ontrol
T o N V IC
T o W akeup U nit
7.5.
External interrupt and Event function overview
The EXTI contains up to 29 independent edge detectors and generates interrupts request or