GD32W51x User Manual
30
Figure 23-19. The operation for command completion disable signal
.......................................806
Figure 24-1. USBFS block diagram
Figure 24-2. Connection with host or device mode
............................................................................823
Figure 24-3. Connection with OTG mode
.................................................................................................824
Figure 24-4. State transition diagram of host port
...............................................................................824
Figure 24-5. HOST mode FIFO space in SRAM
.....................................................................................829
Figure 24-6. Host mode FIFO access register map
.............................................................................829
Figure 24-7. Device mode FIFO space in SRAM
...................................................................................830
Figure 24-8. Device mode FIFO access register map
.........................................................................831
Figure 25-1. DCI module block diagram
Figure 25-2. Hardware synchronization mode
.......................................................................................896
Figure 25-3. Hardware synchronization mode: JPEG format supporting
.................................897
Figure 26-1. Block diagram of TSI module
..............................................................................................908
Figure 26-2. Block diagram of Sample pin and Channel Pin
...........................................................909
Figure 26-3. Voltage of a sample pin during charge-transfer sequence
....................................911
Figure 26-4. FSM flow of a charge-transfer sequence
.......................................................................912
Figure 27-1. DATAM No swapping and Half-word swapping
..........................................................926
Figure 27-2. DATAM Byte swapping and Bit swapping
.....................................................................927
Figure 27-4. DES/TDES ECB encryption
Figure 27-5. DES/TDES ECB decryption
Figure 27-6. DES/TDES CBC encryption
Figure 27-7. DES/TDES CBC decryption
Figure 27-8. AES ECB encryption
Figure 27-9. AES ECB decryption
Figure 27-10. AES CBC encryption
Figure 27-11. AES CBC decryption
Figure 27-12. Counter block structure
Figure 27-13. AES CTR encryption/decryption
.....................................................................................936
Figure 28-1. DATAM No swapping and Half-word swapping
..........................................................955
Figure 28-2. DATAM Byte swapping and Bit swapping
.....................................................................955
Figure 28-3. HAU block diagram
Figure 29-1. PKCAU module block diagram
...........................................................................................969
Figure 29-2. Flow chart of RSA algorithm
................................................................................................970
Figure 29-3. Flow chart of ECDSA sign
Figure 29-4. Flow chart of ECDSA verification
......................................................................................972
Figure 29-5. Arithmetic addition
Figure 29-6. Arithmetic subtraction
Figure 29-7. Arithmetic multiplication
Figure 29-8. Arithmetic comparison
Figure 29-9. Modular reduction
Figure 29-10. Modular addition
Figure 29-11. Modular subtraction
Figure 29-12. Montgomery parameter calculation
...............................................................................977