GD32W51x User Manual
441
System reset: no effect
This register can be protected globally or individually per bit can be configured to prevent
non-secure access or non-privileged access..
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
TP1F
TP0F
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TSOVRF
TSF
WTF
ALRM1F ALRM0F
r
r
r
r
r
Bits
Fields
Descriptions
31:18
Reserved
Must be kept at reset value.
17
TP1F
RTC_TAMP1 detected flag
Set to 1 by hardw are w hen tamper detection is found on tamper1 input pin.
16
TP0F
RTC_TAMP0 detected flag
Set to 1 by hardw are w hen tamper detection is found on tamper0 input pin.
15:5
Reserved
Must be kept at reset value.
4
TSOVRF
Time-stamp overflow flag
This bit is set by hardw are w hen a time-stamp event is detected if TSF bit is set
before.
3
TSF
Time-stamp flag
Set by hardw are w hen time-stamp event is detected.
2
WTF
Wakeup timer flag
Set by hardw are w hen w akeup timer decreased to 0.
This flag must be cleared at least 1.5 RTC Clock periods before WTF is set to 1
again.
1
ALRM1F
Alarm-1 occurs flag
Set to 1 by hardw are w hen current time/date matches the time/date of alarm 1
setting value.
0
ALRM0F
Alarm-0 occurs flag
Set to 1 by hardw are w hen current time/date matches the time/date of alarm 0
setting value.
Note:
The bits of this register are cleared 2 APB clock cycles after setting their corresponding clear bit
in the RTC_SCR register.
16.4.23.
Non-secure masked interrupt status register (RTC_NSMI_STAT)
Address offset: 0x5C