GD32W51x User Manual
278
Reserved
LK
rw
Bits
Fields
Descriptions
31
SRWACFG
Secure read/w rite access non-secure SRAM configuration bit.
This bit is set and cleared by softw are.
0: Configure secure read/w rite access non-secure SRAM is
illegal
1: Configure secure read/w rite access non-secure SRAM is
legal
30
SECSTATCFG
Security state configuration bit.
This bit is set and cleared by softw are.
0: Configure TZBMPC source clock to non-secure if there do not exists secure area
in TZBMPC, if exits secure area, then TZBMPC source clock is secure
1: Configure TZBMPC source clock still to secure if there do not exists secure area
in TZBMPC
29:1
Reserved
Must be kept at reset value
0
LK:
The control register of the TZBMPC sub-block lock configuration bit
This bit is set and cleared by softw are.
0: Not lock control registe of the TZBMPC sub-block
1: Lock control registe of the TZBMPC sub-block
Note: This bit is unset by default and once set, it can not be reset until next reset.
9.6.2.
TZBMPC1 vector register y (TZPCU_TZBMPC1_VECy)
Address offset: 0x100 + 0x04 * y, (y = 0 to 7)
Reset value: 0xFFFF FFFF
If TZEN = 1, the given reset value is valid.
If TZEN = 0, the reset value is 0x0000 0000.
Secure access only.
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
B(31+32*
y)
B(30+32*
y)
B(29+32*
y)
B(28+32*
y)
B(27+32*
y)
B(26+32*
y)
B(25+32*
y)
B(24+32*
y)
B(23+32*
y)
B(22+32*
y)
B(21+32*
y)
B(20+32*
y)
B(19+32*
y)
B(18+32*
y)
B(17+32*
y)
B(16+32*
y)
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
B(15+32*
y)
B(14+32*
y)
B(13+32*
y)
B(12+32*
y)
B(11+32*
y)
B(10+32*
y)
B(9+32*y) B(8+32*y) B(7+32*y) B(6+32*y) B(5+32*y) B(4+32*y) B(3+32*y) B(2+32*y) B(1+32*y) B(0+32*y)
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions