GD32W51x User Manual
668
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RDATA[7:0]
r
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value.
7:0
RDATA[7:0]
Receive data value
19.4.11.
Transmit data register (I2C_TDATA)
Address offset: 0x28
Reset value: 0x0000 0000
This register can be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TDATA [7:0]
rw
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value.
7:0
TDATA[7:0]
Transmit data value
19.4.12.
Control register 2 (I2C_CTL2)
Address offset: 0x90
Reset value: 0x0000 0000
This register can be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ADDM[6:0]
Reserved
rw
Bits
Fields
Descriptions