GD32W51x User Manual
263
This bit is set and cleared by softw are.
0: Configure USART0 secure access mode to non-secure
1: Configure USART0 secure access mode to secure
0
Reserved
Must be kept at reset value
9.4.4.
TZSPC
secure
access
mode
configuration
register
2
(TZPCU_TZSPC_SAM_CFG2)
Address offset: 0x018
Reset value: 0x0000 0000
Secure write access only.
If a given bit in TZPCU_TZSPC_PAM_CFGx register is not set, the relative bit in
TZPCU_TZSPC_SAM_CFGx register can be written by non privilege secure code. If a given
bit in
TZPCU_TZSPC_PAM_CFGx register is set, the
relative
bit
in
TZPCU_TZSPC_SAM_CFGx register can be written only by privilege secure code.
Read accesses are not limited.
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
WIFISAM DCISAM
I2S1_AD
DSAM
WIFI_RF
SAM
QSPI_FL
ASHREG
SAM
SQPI_PS
RAMREG
SAM
Reserved
EFUSES
AM
Reserved
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
Bits
Fields
Descriptions
31
WIFISAM
Wi-Fi secure access mode configuration bit
This bit is set and cleared by softw are.
0: Configure Wi-Fi secure access mode to non-secure
1: Configure Wi-Fi secure access mode to secure
30
DCISAM
DCI secure access mode configuration bit
This bit is set and cleared by softw are.
0: Configure DCI secure access mode to non-secure
1: Configure DCI secure access mode to secure
29
I2S1_ADDSA M
I2S1_ADD secure access mode configuration bit
This bit is set and cleared by softw are.