GD32W51x User Manual
461
Figure 17-16. Timing chart of EAPWM
0
CHxVAL
CAR
PWM MODE0
PWM MODE1
Cx OUT
Cx OUT
Interrupt signal
CHxIF
Figure 17-17. Timing chart of CAPWM
0
CHxVAL
CAR
PWM MODE0
Cx OUT
PWM MODE1
Cx OUT
Interrupt signal
CHxIF
CAM=2'b01 down only
CAM=2'b10 up only
CHxIF
CAM=2'b11 up/down
CHxIF
Channel output reference signal
Figure 17-13. Output compare logic (with complementary output,
when the TIMERx is used in the compare match output mode, the OxCPRE signal
(Channel x Output prepare signal) is defined by setting the CHxCOMCTL filed. The OxCPRE
signal has several types of output function. These include, keeping the original level by setting