GD32W51x User Manual
134
Figure 4-4. Waveform of the POR / PDR
V
DD
/V
DDA
V
POR
t
RSTTEMPO
2ms
Power Reset (Active Low)
t
V
PDR
40mV
V
hyst
The LVD is used to detect whether the V
DD
supply voltage is lower than a programmed
threshold selected by the LVDT[2:0] bits in the Power control register (PMU_CTL0). The LVD
is enabled by setting the LVDEN bit, and LVDF bit, which in the PMU_CS0 register, indicates
if V
DD
is higher or lower than the LVD threshold. This event is internally connected to the EXTI
line 16 and can generate an interrupt if it is enabled through the EXTI registers.
shows the relationship between the LVD threshold and the
LVD output (LVD interrupt signal depends on EXTI line 16 rising or falling edge configuration).
The following figure shows the relationship between the supply voltage and the LVD signal.
The hysteresis voltage (V
hyst
) is 100mV.
Figure 4-5. Waveform of the LVD threshold
V
DD
/V
DDA
LVD output
t
LVD
threshold
100mV
V
hyst
V
DDA
domain
The VLVD (V
DDA
Low Voltage Detector
) is used to detect whether the V
DDA
is equal to or lower