GD32W51x User Manual
24
List of Figures
Figure 1-1. The structure of the Cortex
.................................................................... 38
Figure 1-2. GD32W51x system architecture
............................................................................................. 40
Figure 1-3. Example of memory map security attribution vs SAU configuration regions
Figure 2-1. FMC bus in GD32W51x
Figure 2-2. Process of page erase operation
........................................................................................... 72
Figure 2-3. Process of mass erase operation
.......................................................................................... 73
Figure 2-4. Process of word program operation
..................................................................................... 75
Figure 3-1. Block diagram of efuse controller
.......................................................................................103
Figure 4-1. ICACHE block diagram
Figure 4-2. ICACHE remapping address
Figure 4-3. Power supply overview
Figure 4-4. Waveform of the POR / PDR
Figure 4-5. Waveform of the LVD threshold
...........................................................................................134
Figure 6-1. The system reset circuit
Figure 6-3. HXTAL clock source
Figure 7-1. Block diagram of EXTI
Figure 8-1. Basic structure of a standard I/O port bit
.........................................................................232
Figure 8-2. Input configuration
Figure 8-3. Output configuration
Figure 8-4. Analog configuration
Figure 8-5. Alternate function configuration
..........................................................................................235
Figure 9-1. Block diagram of TZPCU
Figure 10-1. Block diagram of CRC calculation unit
...........................................................................306
Figure 11-1. TRNG block diagram
Figure 12-1. Block diagram of DMA
Figure 12-2. Data stream for three transfer modes
.............................................................................317
Figure 12-3. Handshake mechanism
4. Data packing/unpacking when PWIDTH = ‘00’
.............................................................326
5. Data packing/unpacking when PWIDTH = ‘01’
.............................................................326
Figure 12-6. Data packing/unpacking when PWIDTH =
.............................................................327
Figure 12-7. DMA operation of switch-buffer mode
............................................................................328
Figure 12-8. System connection of DMA0 and DMA1
.........................................................................336
Figure 14-1. ADC module block diagram
.................................................................................................360
Figure 14-2. Single conversion mode
Figure 14-3. Continuous conversion mode
............................................................................................362
Figure 14-4. Scan conversion mode, continuous di sable
................................................................363
Figure 14-5. Scan conversion mode, continuous enable
.................................................................364
Figure 14-6. Discontinuous conversion mode
......................................................................................364