GD32W51x User Manual
184
This bit is set and reset by softw are.
0: Disabled PMU clock
1: Enabled PMU clock
27:23
Reserved
Must be kept at reset value.
22
I2C1EN
I2C1 clock enable
This bit is set and reset by softw are.
0: Disabled I2C1 clock
1: Enabled I2C1 clock
21
I2C0EN
I2C0 clock enable
This bit is set and reset by softw are.
0: Disabled I2C0 clock
1: Enabled I2C0 clock
20:19
Reserved
Must be kept at reset value
18
USART0EN
USART0 clock enable
This bit is set and reset by softw are.
0: Disabled USART0 clock
1: Enabled USART0 clock
17
USART1EN
USART1 clock enable
This bit is set and reset by softw are.
0: Disabled USART1 clock
1: Enabled USART1 clock
16:15
Reserved
Must be kept at reset value.
14
SPI1EN
SPI1 clock enable
This bit is set and reset by softw are.
0: Disabled SPI1 clock
1: Enabled SPI1 clock
13:12
Reserved
Must be kept at reset value.
11
WWDGTEN
WWDGT clock enable
This bit is set and reset by softw are.
0: Disabled WWDGT clock
1: Enabled WWDGT clock
10:5
Reserved
Must be kept at reset value.
4
TIMER5EN
TIMER5 clock enable
This bit is set and reset by softw are.
0: Disabled TIMER5 clock
1: Enabled TIMER5 clock
3
TIMER4EN
TIMER4 clock enable