GD32W51x User Manual
716
Figure 21-8.
SQPI QQQ Mode Timing (QPI)
SQPI_D0
SQPI_D1
SQPI_CLK
SQPI_CSN
SQPI_D2
SQPI_D3
0
1
2
3
4
5
6
7
0
1
2
3
4
5
6
7
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
Command Phase
Address Phase
Data Phase
Waitcycle Phase
0
1
2
3
4
5
6
7
Byte0
Byte1
Figure 21-9.
SQPI SSD Mode Timing
SQPI_D0
SQPI_D1
SQPI_CLK
SQPI_CSN
SQPI_D2
SQPI_D3
0
0
1
2
3
4
5
6
7
23
Command Phase
Address Phase
Data Phase
Waitcycle Phase
7
0
Byte0
Figure 21-10.
SQPI SDD Mode Timing
SQPI_D0
SQPI_D1
SQPI_CLK
SQPI_CSN
SQPI_D2
SQPI_D3
0
1
0
1
2
3
4
5
6
7
19
18
20
21
22
23
Command Phase
Address Phase
Data Phase
Waitcycle Phase
7
0
Byte0
21.4.
Register definition
SQPI secure access base address: 0x5002 5400
SQPI non-Secure access base address: 0x4002 5400