GD32W51x User Manual
33
Table 7-2. Interrupt vector table
Table 7-4. Register protection overview
Table 8-1. GPIO configuration table
Table 8-3. GPIOx_CTL reset value
Table 8-4. GPIOx_ OSPD reset value
Table 8-5. GPIOx_PUD reset value
Table 8-6. GPIOx_AFSEL0 reset value
Table 8-7. GPIOx_AFSEL1 reset value
Table 9-1. TrustZone® peripherals
Table 9-4. Trace and debug state
Table 12-2. Peripheral requests to DMA0
................................................................................................320
Table 12-3. Peripheral requests to DMA1
................................................................................................321
Table 12-5. FIFO counter critical value configuration rules
............................................................324
Table 12-6. DMA interrupt events
Table 14-1. ADC internal signals
Table 14-2. ADC pins definition
Table 14-3. External trigger modes
Table 14-4. External trigger for regular channels of ADC
.................................................................368
Table 14-5. External trigger for inserted channels of ADC
...............................................................368
Table 14-6. Maximum output results for N and M combimations (grayed values indicates
Table 15-1. Min/max FWDGT timeout period at 32 kHz (IRC32K)
..................................................388
Table 15-2. Min-max timeout value at 45 MHz (f
.........................................................................395
Table 16-1. RTC register secure access rules
.......................................................................................411
Table 16-2. RTC secure mode configuration summary
.....................................................................411
Table 16-3. RTC register privilege access rules
....................................................................................413
Table 16-4. RTC privileged protected mode configuration summary
..........................................414
Table 16-5. RTC power saving mode management
.............................................................................417
Table 16-6. RTC non-secure interrupts control
.....................................................................................417
Table 16-7. RTC secure interrupts control
..............................................................................................418
Table 17-1. Timers (TIMERx) are divided into four sorts
..................................................................446
Table 17-2. Complementary outputs controlled by parameters
....................................................463
Table 17-3. Counting direction versus encoder signals
...................................................................466
Table 17-4. Examples of slave mode
Table 17-5. Counting direction versus encoder signals
...................................................................517
Table 17-6. Examples of slave mode