GD32W51x User Manual
61
LVDEN and LVDT[2:0] in the PMU_CTL0 register.
0: LVD interrupt disconnected from TIMER0/15/16 Break input. LVDEN and
LVDT[2:0] bits can be programmed by the application
1: LVD interrupt connected to TIMER0/15/16 Break input, LVDEN and LVDT[2:0]
bits are read only
1
Reserved
Must be kept at reset value.
0
LOCKUP_LOCK
Cortex
®
-M33 LOCKUP (hardfault) output enable bit.
This bit is set by softw are and cleared only by a system reset. It can be used to
enable and lock the connection of Cortex
®
-M33 LOCKUP (hardfault) output to
TIMER0/15/16 Break input.
0: Cortex
®
-M33 LOCKUP output disconnected from TIMER0/15/16 Break inputs.
1: Cortex
®
-M33 LOCKUP output connected to TIMER0/15/16 Break inputs.
SYSCFG SRAM1 control and status register (SYSCFG_SCS)
Address offset:
0x58
Reset value: 0x0000 0000
When the system is secure (TZEN =1), this register can be protected against non-secure
access by setting the SRAM1SE bit in the SYSCFG_SECFG register. When SRAM1SE bit is
set, only secure access is allowed. A non-secure read/write access is RAZ/WI and generates
an illegal access event.
When the system is not secure (TZEN=0), there is no access restriction.
This register can be read and written by privileged and unprivileged access.
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
SRAM1BS
Y
SRAM1ER
S
r
rw
Bits
Fields
Descriptions
31:2
Reserved
Must be kept at reset value.
1
SRAM1BSY
SRAM1 busy by erase operation.
0: No SRAM1 erase operation is ongoing
1: SRAM1 erase operation is ongoing.
0
SRAM1ERS
SRAM1 erase
Setting this bit starts a hardw are SRAM1 erase operation. This bit is automatically