GD32W51x User Manual
114
Bits
Fields
Descriptions
31:0
INITDA TA[31:0]
Efuse mcu_init value.
3.5.8.
Firmware AES key register (EFUSE_AES_KEY)
Address offset: 0x24+X*4(X=0,1,2,3)
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
AESKEY[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
AESKEY[15:0]
rw
Bits
Fields
Descriptions
31:0
AESKEY[31:0]
EFUSE AES key value.
3.5.9.
RoTPK key register (EFUSE_ROTPK_KEY)
Address offset: 0x34+X*4(X=0,1,2,3,…,7)
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RKEY[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RKEY[15:0]
rw
Bits
Fields
Descriptions
31:0
RKEY[31:0]
EFUSE RoTPK or its hash value.
3.5.10.
Debug password register (EFUSE_DP)
Address offset: 0x54+X*4(X=0,1)
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16