GD32W51x User Manual
523
17.2.5.
TIMERx registers(x=1, 2, 3, 4)
TIMER1 secure access base address: 0x5000 0000
TIMER1 non-secure access base address: 0x4000 0000
TIMER2 secure access base address: 0x5000 0400
TIMER2 non-secure access base address: 0x4000 0400
TIMER3 secure access base address: 0x5000 0800
TIMER3 non-secure access base address: 0x4000 0800
TIMER4 secure access base address: 0x5000 0C00
TIMER4 non-secure access base address: 0x4000 0C00
Control register 0 (TIMERx_CTL0)
Address offset: 0x00
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CKDIV[1:0]
ARSE
CAM[1:0]
DIR
SPM
UPS
UPDIS
CEN
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:10
Reserved
Must be kept at reset value.
9:8
CKDIV[1:0]
Clock division
The CKDIV bits can be configured by softw are to specify division ratio betw een the
timer clock (TIMER_CK) and the dead-time and sampling clock (DTS), w hich is
used by the dead-time generators and the digital filters.
00: f
DTS
= f
CK_TIMER
01: f
DTS
= f
CK_TIMER
/2
10: f
DTS
= f
CK_TIMER
/4
11: Reserved
7
ARSE
Auto-reload shadow enable
0: The shadow register for TIMERx_CAR register is disabled
1: The shadow register for TIMERx_CAR register is enabled
6:5
CAM[1:0]
Counter aligns mode selection
00: No center-aligned mode (edge-aligned mode). The direction of the counter is
specified by the DIR bit.
01: Center-aligned and counting dow n assert mode. The counter counts under
center-aligned and channel is configured in output mode (CHxMS=00 in