GD32W51x User Manual
52
1.6.3.
SYSCFG registers
SYSCFG secure access base address: 0x5001 3800
SYSCFG son-secure access base address: 0x4001 3800
Configuration register 0 (SYSCFG_CFG0)
Address offset: 0x00
Reset value: 0x0000 000X (X indicates BOOT_MODE[1:0] may be any value according to
the BOOT0 and BOOT1 pins)
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
BOOT_MODE[1:0
]
r
Bits
Fields
Descriptions
31:2
Reserved
Must be kept at reset value.
1:0
BOOT_MODE[1:0]
Boot mode (Refer to
for details)
Bit0 is mapping to the BOOT0 value; the value of bit1 is the opposite of the
BOOT1_n option bit value.
x0: Boot from the others
for details
11: Boot from the embedded SRAM
EXTI sources selection register 0 (SYSCFG_EXTISS0)
Address offset: 0x08
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
EXTI3_SS [3:0]
EXTI2_SS [3:0]
EXTI1_SS [3:0]
EXTI0_SS [3:0]
rw
rw
rw
rw
Bits
Fields
Descriptions
31:16
Reserved
Must be kept at reset value.