GD32W51x User Manual
368
Table 14-4. External trigger for regular channels of ADC
ETSRC[3:0]
Trigger source
Trigger type
0000
TIMER0_CH0
Internal on-chip signal
0001
TIMER0_CH1
0010
TIMER0_CH2
0011
TIMER1_CH1
0100
TIMER1_CH2
0101
TIMER1_CH3
0110
TIMER1_TRGO
0111
TIMER2_CH0
1000
TIMER2_TRGO
1001
TIMER3_CH3
1010
TIMER4_CH0
1011
TIMER4_CH1
1100
TIMER4_CH2
1101
Reserved
1110
Reserved
1111
EXTI_11
External signal
Table 14-5. External trigger for inserted channels of ADC
ETSIC[3:0]
Trigger source
Trigger type
0000
TIMER0_CH3
Internal on-chip signal
0001
TIMER0_TRGO
0010
TIMER1_CH0
0011
TIMER1_TRGO
0100
TIMER2_CH1
0101
TIMER2_CH3
0110
TIMER3_CH0
0111
TIMER3_CH1
1000
TIMER3_CH2
1001
TIMER3_TRGO
1010
TIMER4_CH3
1011
TIMER4_TRGO
1100
Reserved
1101
Reserved
1110
Reserved
0110
EXTI_15
External signal
The selection of the external triggers can be changed on the fly, while no trigger event occurs
due to this change.