GD32W51x User Manual
740
01: Alternate bytes on a single line
10: Alternate bytes on tw o lines
11: Alternate bytes on four lines
This field can be w ritten only w hen BUSY = 0.
13:12
ADDRSZ[1:0]
Address size
This bit defines address size:
00: 8-bit address
01: 16-bit address
10: 24-bit address
11: 32-bit address
This field can be w ritten only w hen BUSY = 0.
11:10
ADDRMOD[1:0]
Address mode
This field defines the address phase mode of operation:
00: No address
01: Address on a single line
10: Address on tw o lines
11: Address on four lines
This field can be w ritten only w hen BUSY = 0.
9:8
IMOD[1:0]
Instruction mode
This field defines the instruction phase mode of operation:
00: No instruction
01: Instruction on a single line
10: Instruction on tw o lines
11: Instruction on four lines
This field can be w ritten only w hen BUSY = 0.
7:0
INSTRUCTION[7:0]
Instruction
Command information to be send to the flash memory.
This field can be w ritten only w hen BUSY = 0.
22.11.7.
Address register (QSPI_ADDR)
Address offset: 0x18
Reset value: 0x0000 0000
This register can be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ADDR[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ADDR[15:0]
rw