GD32W51x User Manual
115
DP[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DP[15:0]
rw
Bits
Fields
Descriptions
31:0
DP[31:0]
EFUSE Debug passw ord value.
3.5.11.
IAK key or GSSA register (EFUSE_IAK_GSSA)
Address offset: 0x5C+X*4(X=0,1,2,3,…,15)
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
IAKGSSA[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IAKGSSA[15:0]
rw
Bits
Fields
Descriptions
31:0
IAKGSSA[31:0]
EFUSE IAK/GSSA value.
The properties of this register depend on the IAKSEL bit in the EFUSE_CS
register
3.5.12.
Product UID register (EFUSE_PUID)
Address offset: 0x9C+X*4(X=0,1,2,3)
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
UID[31:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
UID[15:0]
r
Bits
Fields
Descriptions
31:0
UID[31:0]
EFUSE MCU UID value.