GD32W51x User Manual
338
Hardw are set and softw are cleared by configuring DMA_INTC0 register.
0: FIFO error or exception has not occurred on channel x
1: FIFO error or exception has occurred on channel x
12.6.2.
Interrupt flag register 1 (DMA_INTF1)
Address offset: 0x04
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
FTFIF7
HTFIF7
TAEIF7
SDEIF7 Reserved FEEIF7
FTFIF6
HTFIF6
TAEIF6
SDEIF6 Reserved FEEIF6
r
r
r
r
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
FTFIF5
HTFIF5
TAEIF5
SDEIF5 Reserved FEEIF5
FTFIF4
HTFIF4
TAEIF4
SDEIF4 Reserved FEEIF4
r
r
r
r
r
r
r
r
r
r
Bits
Fields
Descriptions
31:28
Reserved
Must be kept at reset value.
27/21/11/5
FTFIFx
Full Transfer finish flag of channel x (x=4…7)
Hardw are set and softw are cleared by configuring DMA_INTC1 register.
0: Transfer has not finished on channel x
1: Transfer has finished on channel x
26/20/10/4
HTFIFx
Half transfer
finish flag of channel x (x=4…7)
Hardw are set and softw are cleared by configuring DMA_INTC1 register.
0: Half number of transfer has not finished on channel x
1: Half number of transfer has finished on channel x
25/19/9/3
TAEIFx
Transfer access error flag of channel x (x=4…7)
Hardw are set and softw are cleared by configuring DMA_INTC1 register.
0: Transfer access error has not occurred on c hannel x
1: Transfer access error has occurred on channel x
24/18/8/2
SDEIFx
Single data mode exception of channel x (x=4…7)
Hardw are set and softw are cleared by configuring DMA_INTC1 register.
0: Single data mode exception has not occurred on channel x
1: Single data mode exception has occurred on channel x
23/17/7/1
Reserved
Must be kept at reset value.
22/16/6/0
FEEIFx
FIFO error and exception of channel x (x=4…7)
Hardw are set and softw are cleared by configuring DMA_INTC1 register.
0: FIFO error or exception has not occurred on channel x
1: FIFO error or exception has occurred on channel x