GD32W51x User Manual
226
privilege access.Unprivileged w rite to this bit x is discarded, unprivileged read
returns 0.
0: Rising edge of Linex
is invalid
1: Rising edge of Linex is valid as an interrupt/event request
7.9.4.
Falling edge trigger enable register (EXTI_FTEN)
Address offset: 0x0C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
FTEN28 FTEN27 FTEN26 FTEN25 FTEN24 FTEN23 FTEN22 FTEN21 FTEN20 FTEN19 FTEN18 FTEN17 FTEN16
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FTEN15 FTEN14 FTEN13 FTEN12 FTEN11 FTEN10
FTEN9
FTEN8
FTEN7
FTEN6
FTEN5
FTEN4
FTEN3
FTEN2
FTEN1
FTEN0
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31: 29
Reserved
Must be kept at reset value
28: 0
FTENx
Falling edge trigger enable (x=0..28)
When EXTI_SECCFG SECx is disabled, FTENx can be accessed w ith non-secure
and secure access.
When EXTI_SECCFG SECx is enabled, FTENx can only be accessed w ith secure
access. Nonsecure w rite to this bit x is discarded, non-secure read returns 0.
When EXTI_PRIVCFG PRIVx is disabled, FTENx can be accessed w ith
unprivileged and privilege access.
When EXTI_PRIVCFG PRIVx is enabled, FTENx can only be accessed w ith
privilege access.Unprivileged w rite to this bit x is discarded, unprivileged read
returns 0.
0: Falling edge of Linex is invalid
1: Falling edge of Linex is valid as an interrupt/event request
7.9.5.
Software interrupt event register (EXTI_SWIEV)
Address offset: 0x10
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
SWIEV28 SWIEV27 SWIEV26 SWIEV25 SWIEV24 SWIEV23 SWIEV22 SWIEV21 SWIEV20 SWIEV19 SWIEV18 SWIEV17 SWIEV16
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw