GD32W51x User Manual
392
This register can be accessed by half-word(16-bit) or word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RUD
PUD
r
r
Bits
Fields
Descriptions
31:2
Reserved
Must be kept at reset value.
1
RUD
Free w atchdog timer counter reload value update
During a w rite operation to FWDGT_RLD register, this bit is set and the value read
from FWDGT_RLD register is invalid. This bit is reset by hardw are after the update
operation of FWDGT_RLD register.
0
PUD
Free w atchdog timer prescaler value update
During a w rite operation to FWDGT_PSC register, this bit is set and the value read
from FWDGT_PSC register is invalid. This bit is reset by hardw are after the update
operation of FWDGT_PSC register.