GD32W51x User Manual
108
3.5.
Register definition
EFUSE secure access base address:
0x5002 2800
EFUSE non-Secure access base address:
0x4002 2800
3.5.1.
Control and status register (EFUSE_CS)
Address offset: 0x00
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
OVBERIC
RDIC
PGIC
Reserved OVBERIE
RDIE
PGIE
Reserved
OVBERIF
RDIF
PGIF
rc_w1
rc_w1
rc_w1
rw
rw
rw
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
IAKSEL
Reserved
EFRW
EFSTR
r
rw
rw
Bits
Fields
Descriptions
31:27
Reserved
Must be kept at reset value.
26
OVBERIC
Clear bit for overstep boundary error interrupt flag
0: No effect
1: Clear error flag
25
RDIC
Clear bit for read operation completed interrupt flag
0: No effect
1: Clear read operation completed interrupt flag
24
PGIC
Clear bit for program operation completed interrupt flag
0: No effect
1: Clear program operation completed interrupt flag
23
Reserved
Must be kept at reset value.
22
OVBERIE
Enable bit for overstep boundary error interrupt
0: Disable the overstep boundary error interrupt
1: Enable the overstep boundary error interrupt
21
RDIE
Enable bit for read operation completed interrupt
0: Disable the read operation completed interrupt
1: Enable the read operation completed interrupt
20
PGIE
Enable bit for program operation completed interrupt
0: Disable the program operation completed interrupt