GD32W51x User Manual
356
0: no effect
1: hold the I2C1 SMBUS timeout for debug w hen core halted
21
I2C0_HOLD
I2C0 hold bit
This bit is set and reset by softw are
0: no effect
1: hold the I2C0 SMBUS timeout for debug w hen core halted
20:13
Reserved
Must be kept at reset value
12
FWDGT_HOLD
FWDGT hold bit
This bit is set and reset by softw are.
0: no effect
1: hold the FWDGT counter clock for debugging w hen the core is halted.
11
WWDGT_HOLD
WWDGT hold bit
This bit is set and reset by softw are.
0: no effect
1: hold the WWDGT counter clock for debugging w hen the core is halted.
10
RTC_HOLD
RTC hold bit
This bit is set and reset by softw are.
0: no effect
1: hold the RTC counter for debugging w hen the core is halted.
9:5
Reserved
Must be kept at reset value
4
TIMER5_HOLD
TIMER5 hold bit
This bit is set and reset by softw are.
0: no effect
1: hold the TIMER5 counter for debugging w hen the core is halted.
3
TIMER4_HOLD
TIMER4 hold bit
This bit is set and reset by softw are.
0: no effect
1: hold the TIMER4 counter for debugging w hen the core is halted.
2
TIMER3_HOLD
TIMER3 hold bit
This bit is set and reset by softw are.
0: no effect
1: hold the TIMER3 counter for debugging w hen the core is halted.
1
TIMER2_HOLD
TIMER2 hold bit
This bit is set and reset by softw are.
0: no effect
1: hold the TIMER2 counter for debugging w hen the core is halted.
0
TIMER1_HOLD
TIMER1 hold bit
This bit is set and reset by softw are.