GD32W51x User Manual
485
Reserved
CH3OF
CH2OF
CH1OF
CH0OF Reserved
BRKIF
TRGIF
CMTIF
CH3IF
CH2IF
CH1IF
CH0IF
UPIF
rc_w0
rc_w0
rc_w0
rc_w0
.
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
Bits
Fields
Descriptions
31:13
Reserved
Must be kept at reset value.
12
CH3OF
Channel 3 over capture flag
Refer to CH0OF description
11
CH2OF
Channel 2 over capture flag
Refer to CH0OF description
10
CH1OF
Channel 1 over capture flag
Refer to CH0OF description
9
CH0OF
Channel 0 over capture flag
When channel 0 is configured in input mode, this flag is set by hardw are w hen a
capture event occurs w hile CH0IF flag has already been set. This flag is cleared by
softw are.
0: No over capture interrupt occurred
1: Over capture interrupt occurred
8
Reserved
Must be kept at reset value.
7
BRKIF
Break interrupt flag
This flag is set by hardw are w hen the break input goes active, and cleared by
softw are if the break input is not active.
0: No active level break has been detected.
1: An active level has been detected.
6
TRGIF
Trigger interrupt flag
This flag is set by hardw are on trigger event and cleared by softw are. When the
slave mode controller is enabled in all modes but pause mode, an active edge on
trigger input generates a trigger event. When the slave mode controller is enabled
in pause mode both edges on trigger input generates a trigger event.
0: No trigger event occurred.
1: Trigger interrupt occurred.
5
CMTIF
Channel commutation interrupt flag
This flag is se
t by hardw are w hen channel’s commutation event occurs, and cleared
by softw are
0: No channel commutation interrupt occurred
1: Channel commutation interrupt occurred
4
CH3IF
Channel 3 ‘s capture/compare interrupt flag
Refer to CH0IF description
3
CH2IF
Channel 2 ‘s capture/compare interrupt flag