GD32W51x User Manual
225
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
EVEN15 EVEN14 EVEN13 EVEN12 EVEN11 EVEN10
EVEN9
EVEN8
EVEN7
EVEN6
EVEN5
EVEN4
EVEN3
EVEN2
EVEN1
EVEN0
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:29
Reserved
Must be kept at reset value
28: 0
EVENx
Event enable bit x(x=0..28 )
When EXTI_SECCFG SECx is disabled, EVENx can be accessed w ith non-
secure and secure access.
When EXTI_SECCFG SECx is enabled, EVENx can only be accessed w ith secure
access. Nonsecure w rite to this bit x is discarded, non-secure read returns 0.
When EXTI_PRIVCFG PRIVx is disabled, EVENx can be accessed w ith
unprivileged and privilege access.
When EXTI_PRIVCFG PRIVx is enabled, EVENx can only be accessed w ith
privilege access.Unprivileged w rite to this bit x is discarded, unprivileged read
returns 0.
0: Event from Linex is disabled
1: Event from Linex is enabled
7.9.3.
Rising edge trigger enable register (EXTI_RTEN)
Address offset: 0x08
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
RTEN28 RTEN27 RTEN26 RTEN25 RTEN24 RTEN23 RTEN22 RTEN21 RTEN20 RTEN19 RTEN18 RTEN17 RTEN16
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RTEN15 RTEN14 RTEN13 RTEN12 RTEN11 RTEN10
RTEN9
RTEN8
RTEN7
RTEN6
RTEN5
RTEN4
RTEN3
RTEN2
RTEN1
RTEN0
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:29
Reserved
Must be kept at reset value
28:0
RTENx
Rising edge trigger enable (x=0..28)
When EXTI_SECCFG SECx is disabled, RTENx can be accessed w ith non-
secure and secure access.
When EXTI_SECCFG SECx is enabled, RTENx can only be accessed w ith secure
access. Nonsecure w rite to this bit x is discarded, non-secure read returns 0.
When EXTI_PRIVCFG PRIVx is disabled, RTENx can be accessed w ith
unprivileged and privilege access.
When EXTI_PRIVCFG PRIVx is enabled, RTENx can only be accessed w ith