GD32W51x User Manual
337
12.6.
Register definition
DMA0 secure access base address: 0x5002 6000
DMA0 non-Secure access base address: 0x4002 6000
DMA1 secure access base address: 0x5002 6400
DMA1 non-Secure access base address: 0x4002 6400
12.6.1.
Interrupt flag register 0 (DMA_INTF0)
Address offset: 0x00
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
FTFIF3
HTFIF3
TAEIF3
SDEIF3 Reserved FEEIF3
FTFIF2
HTFIF2
TAEIF2
SDEIF2 Reserved FEEIF2
r
r
r
r
r
r
r
r
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
FTFIF1
HTFIF1
TAEIF1
SDEIF1 Reserved FEEIF1
FTFIF0
HTFIF0
TAEIF0
SDEIF0 Reserved FEEIF0
r
r
r
r
r
r
r
r
r
r
Bits
Fields
Descriptions
31:28
Reserved
Must be kept at reset value.
27/21/11/5
FTFIFx
Full Transfer finish flag of channel x (x=0…3)
Hardw are set and softw are cleared by configuring DMA_INTC0 register.
0: Transfer has not finished on channel x
1: Transfer has finished on channel x
26/20/10/4
HTFIFx
Half transfer
finish flag of channel x (x=0…3)
Hardw are set and softw are cleared by configuring DMA_INTC0 register.
0: Half number of transfer has not finished on channel x
1: Half number of transfer has finished on channel x
25/19/9/3
TAEIFx
Transfer access error flag of channel x (x=0…3)
Hardw are set and softw are cleared by configuring DMA_INTC0 register.
0: Transfer access error has not occurred on channel x
1: Transfer access error has occurred on channel x
24/18/8/2
SDEIFx
Single data mode exception of channel x (x=0…3)
Hardw are set and softw are cleared by configuring DMA_INTC0 register.
0: Single data mode exception has not occurred on channel x
1: Single data mode exception has occurred on channel x
23/17/7/1
Reserved
Must be kept at reset value.
22/16/6/0
FEEIFx
FIFO error and exception of channel x (x=0…3)