GD32W51x User Manual
528
111: External trigger input filter output(ETIFP)
These bits must not be changed w hen slave mode is enabled.
3
Reserved
Must be kept at reset value.
2:0
SMC[2:0]
Slave mode control
000: Disable mode. The slave mode is disabled; The prescaler is clocked directly
by the internal clock (TIMER_CK) w hen CEN bit is set high.
001: Quadrature decoder mode 0.The counter counts on CI1FE1 edge, w hile the
direction depends on CI0FE0 level.
010: Quadrature decoder mode 1.The counter counts on CI0FE0 edge, w hile the
direction depends on CI1FE1 level.
011: Quadrature decoder mode 2.The counter counts on both CI0FE0 and CI1FE1
edge, w hile the direction depends on each other.
100: Restart mode. The counter is reinitialized and the shadow registers are
updated on the rising edge of the selected trigger input.
101: Pause mode. The trigger input enables the counter cloc k w hen it is high and
disables the counter w hen it is low .
110: Event mode. A rising edge of the trigger input enables the counter. The counter
cannot be disabled by the slave mode controller.
111: External clock mode0. The counter counts on the rising edges of the selected
trigger.
DMA and interrupt enable register (TIMERx_DMAINTEN)
Address offset: 0x0C
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved TRGDEN Reserved CH3DEN CH2DEN CH1DEN CH0DEN UPDEN Reserved
TRGIE Reserved
CH3IE
CH2IE
CH1IE
CH0IE
UPIE
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:15
Reserved
Must be kept at reset value.
14
TRGDEN
Trigger DMA request enable
0: disabled
1: enabled
13
Reserved
Must be kept at reset value.
12
CH3DEN
Channel 3 capture/compare DMA request enable