GD32W51x User Manual
164
0: High speed crystal oscillator Pow er dow n
1: High speed crystal oscillator Pow er up
27
PLLI2SSTB
PLLI2S clock stabilization flag
Set by hardw are to indicate if the PLLI2S output clock is stable and ready for use.
0: PLLI2S is not stable
1: PLLI2S is stable
26
PLLI2SEN
PLLI2S enable
Set and reset by softw are. Reset by hardw are w hen entering Deep-sleep or Standby
mode.
0: PLLI2S disable
1: PLLI2S enable
25
PLLSTB
PLL clock stabilization flag
Set by hardw are to indicate if the PLL output clock is stable and ready for use.
0: PLL is not stable
1: PLL is stable
24
PLLEN
PLL enable
Set and reset by softw are. This bit cannot be reset if the PLL clock is used as the
system clock. Reset by hardw are w hen entering Deep-sleep or Standby mode.
0: PLL disable
1: PLL enbale
23
PLLDIGSTB
PLLDIG Clock Stabilization Flag
Set by hardw are to indicate if the PLLDIG output clock is stable and ready for use.
0: PLLDIG is not stable
1: PLLDIG is stable
22
RFCKMEN
HXTAL Clock Monitor Enable, Check RF XTAL
0: Disable the High speed crystal oscillator (HXTAL) clock monitor
1: Enable the High speed crystal oscillator (HXTAL) clock monitor
21
PLLDIGEN
PLLDIG enable, This bit cannot be reset if the PLLDIG clock is used as the system
clock
Set and reset by softw are.
0: PLLDIG disable
1: PLLDIG enable
20
PLLDIGPU
PLLDIG pow er up, This bit cannot be reset if the PLLDIG clock is used as the system
clock.
Set and reset by softw are. Reset by hardw are w hen entering Deep-sleep or Standby
mode.
0: PLLDIG pow er dow n.
1: PLLDIG pow er up.
19
CKMEN
HXTAL clock monitor enable