GD32W51x User Manual
170
01: select CK_HXTAL as the CK_SYS source
10: select CK_PLLP as the CK_SYS source
11: select CK_PLLDIG as the CK_SYS source
6.5.4.
Clock interrupt register (RCU_INT)
Address offset: 0x0C
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
CKMIC
PLLDIGS
TBIC
PLLI2SS
TBIC
PLLSTBI
C
HXTALST
BIC
IRC16MS
TBIC
LXTALST
BIC
IRC32KS
TBIC
w
w
w
w
w
w
w
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
PLLDIGS
TBIE
PLLI2SST
BIE
PLLSTBI
E
HXTALST
BIE
IRC16MS
TBIE
LXTALST
BIE
IRC32KS
TBIE
CKMIF
PLLDIGS
TBIF
PLLI2SS
TBIF
PLLSTBI
F
HXTALST
BIF
IRC16MS
TBIF
LXTALST
BIF
IRC32KS
TBIF
rw
rw
rw
rw
rw
rw
rw
r
r
r
r
r
r
r
r
Bits
Fields
Descriptions
31:24
Reserved
Must be kept at reset value
23
CKMIC
HXTAL clock stuck interrupt clear
Write 1 by softw are to reset the CKMIF flag.
0: Not reset CKMIF flag
1: Reset CKMIF flag
22
PLLDIGSTBIC
PLLDIG stabilization interrupt clear
Write 1 by softw are to reset the PLLDIGSTBIF flag.
0: Not reset PLLDIGSTBIF flag
1: Reset PLLDIGSTBIF flag
21
PLLI2SSTBIC
PLLI2S stabilization interrupt clear
Write 1 by softw are to reset the PLLI2SSTBIF flag.
0: Not reset PLLI2SSTBIF flag
1: Reset PLLI2SSTBIF flag
20
PLLSTBIC
PLL stabilization interrupt clear
Write 1 by softw are to reset the PLLSTBIF flag.
0: Not reset PLLSTBIF flag
1: Reset PLLSTBIF flag
19
HXTALSTBIC
HXTAL stabilization interrupt clear
Write 1 by softw are to reset the HXTALSTBIF flag.
0: Not reset HXTALSTBIF flag