GD32W51x User Manual
58
31:6
Reserved
Must be kept at reset value.
5
IXIE
Inexact interrupt enable bit
0: Inexact interrupt disable.
1: Inexact interrupt enable.
4
IDIE
Input denormal interrupt enable bit
0: Input denormal interrupt disable.
1: Input denormal interrupt enable.
3
OVFIE
Overflow interrupt enable bit
0: Overflow interrupt disable.
1: Overflow interrupt enable.
2
UFIE
Underflow interrupt enable bit
0: Underflow interrupt disable.
1: Underflow interrupt enable.
1
DZIE
Divide by 0 interrupt enable bit
0: Divide by 0 interrupt disable.
1: Divide by 0 interrupt enable.
0
IOPIZ
Invalid operation interrupt enable bit
0: Invalid operation interrupt disable.
1: Invalid operation interrupt enable.
SYSCFG CPU non-secure lock register (SYSCFG_CNSLOCK)
Address offset:
0x4C
Reset value: 0x0000 0000
This register is used to lock the configuration of non-secure MPU and VTOR_NS registers.
When the system is secure (TZEN =1), read/write access is no access restriction.
When the system is not secure (TZEN=0), this register is RAZ/WI.
This register can be read and written by privileged access only. Unprivileged access is
RAZ/WI.
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
LOCKNS
MPU
LOCKNSV
TOR
rs
rs