GD32W51x User Manual
446
17.
Timer (TIMERx)
Table 17-1. Timers (TIMERx) are divided into four sorts
TIMER
TIMER0
TIMER1/2/3/4
TIMER15/16
TIMER5
TYPE
Advanced
General-L0
General-L4
Basic
Prescaler
16-bit
16-bit
16-bit
16-bit
Counter
16-bit
32-bit(TIMER1/ 2)
16-bit(TIMER3/4)
16-bit
16-bit
Count m ode
UP,DOWN,
Center-aligned
UP,DOWN,
Center-aligned
UP ONLY
UP ONLY
Repetition
●
×
●
×
CH Capture/
Com pare
4
4
1
0
Com plem entary
& Dead-tim e
●
×
●
×
Break
●
×
●
×
Single Pulse
●
●
●
●
Quadrature
Decoder
●
●
×
×
Slave
Controller
●
●
×
×
Inter
connection
●
(1)
●
(2)
×
×
DMA
●
●
●
●
(3)
Debug Mode
●
●
●
●
(1)
TIMER0
ITI0:
0
ITI1:
TIMER1_TRGO
ITI2:
TIMER2_TRGO
ITI3:
0
(2)
TIMER1
ITI0:
TIMER0_TRGO
ITI1:
0
ITI2:
TIMER2_TRGO
ITI3:
0
TIMER2
ITI0:
TIMER0_TRGO
ITI1:
TIMER1_TRGO
ITI2:
0
ITI3:
0
TIMER3
ITI0:
TIMER0_TRGO
ITI1:
TIMER1_TRGO
ITI2:
TIMER2_TRGO
ITI3:
0
TIMER4
ITI0:
TIMER0_TRGO
ITI1:
TIMER1_TRGO
ITI2:
TIMER14_TRGO
ITI3:
0
(3)
Only update events w ill generate a DMA request. Note that TIMER5 do not have DMA configuration
registers.