GD32W51x User Manual
138
SRAMxPWAKE (x = 1/2/3) bit in PMU_CTL1 register is set, the SRAMx (x = 1/2/3) will be
powered on.
SRAM1 / SRAM2 / SRAM3 can be configured power on or power off when in run / sleep /
deep_sleep mode.
SRAM1 / SRAM2 / SRAM3 are power off when in standby mode / BKP_ONLY mode.
The Wi-Fi_sleep mode can enter by software (set WPEN bit to 1 and set WPSLEEP bit to 1),
or by hardware (driven by Wi-Fi hardware signal sleep_wl when WPEN is 1). This mode can
exit by clearing WPEN bit to 0, or by setting WPEN bit to 1 then setting WPSLEEP bit to 1, or
by hardware (driven by Wi-Fi hardware signal wake_wl when WPEN is 1).
When Wi-Fi enter Wi-Fi_sleep mode, Wi-Fi_OFF domain power off.
When exit from Wi-Fi_sleep mode, Wi-Fi is active mode, all Wi-Fi power domain power on.
Table 4-6 Typical work mode
Pow er m ode
MCU
Wi-Fi
Consum ption
Discription
Wi-Fi tx
Run
TX
451mA
All w ork
Wi-Fi rx
Run
RX
127mA
All w ork
Modem sleep
Run
Disable
30~69mA
Wi-Fi_OFF pow er off, RF
pow er off
Sensor hub
Sleep +
SRAM_sleep
Disable
100~800uA
MCU sleep,
CORE_MEM1/2/3 pow er off,
Wi-Fi_OFF pow er off, RF
pow er off
Light sleep
Deep-sleep +
SRAM_sleep
Connective IDLE
598+50uA
MCU deep-sleep,
CORE_MEM1/2/3 pow er off,
Wi-Fi_OFF and RF off-on
sw itch
Deeper sleep
Deep-sleep +
SRAM_sleep
Disable
62+20uA
MCU deep-sleep,
CORE_MEM1/2/3 pow er off,
Wi-Fi_OFF pow er off, RF
pow er off
Standby
Standby
Disable
6uA
-
Battery
BKP_ONLY
Disable
1uA
V
BAT
only
The RF sequence is the interface of RF module, the
shows the RF
sequence.