GD32W51x User Manual
924
0x3:
f
ECCLK
=f
HCLK
/4
0x4:
f
ECCLK
=f
HCLK
/5
0x5:
f
ECCLK
=f
HCLK
/6
0x6:
f
ECCLK
=f
HCLK
/7
0x7:
f
ECCLK
=f
HCLK
/8
Note:
ECDIV[2:1] are located in TSI_CTL1 and ECDIV[0] is located in TSI_CTL0.
27:25
Reserved
Must be kept at reset value
24
CTCDIV[3]
Charge Transfer clock(CTCLK) division factor.
CTCLK in TSI is divided from HCLK and CTCDIV defines the division factor.
0000:
f
CTCLK
=f
HCLK
0001:
f
CTCLK
=f
HCLK
/2
0010:
f
CTCLK
=f
HCLK
/4
0011:
f
CTCLK
=f
HCLK
/8
….
0111:
f
CTCLK
=f
HCLK
/128
1000:
f
CTCLK
=f
HCLK
/256
1001:
f
CTCLK
=f
HCLK
/512
….
1110:
f
CTCLK
=f
HCLK
/16384
1111:
f
CTCLK
=f
HCLK
/32768
Note:
CTCDIV[3] is located in TSI_CTL1 and CTCDIV[2:0] are located in
TSI_CTL0.
23:0
Reserved
Must be kept at reset value