GD32W51x User Manual
903
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
ELIE
VSIE
ESEIE
OVRIE
EFIE
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:5
Reserved
Must be kept at reset value.
4
ELIE
End of Line Interrupt Enable
0: End of line flag w on’t generate interrupt
1: End of line flag w ill generate interrupt
3
VSIE
Vsync Interrupt Enable
0: Vsync flag w on’t generate interrupt
1: Vsync flag w ill generate interrupt
2
ESEIE
Embedded Synchronous Error Interrupt Enable
0: Embedded Synchronous Error Flag w on’t generate interrupt
1: Embedded Synchronous Error Flag w ill generate interrupt
1
OVRIE
FIFO Overrun Interrupt Enable
0: FIFO Overrun w on’t generate interrupt
1: FIFO Overrun w ill generate interrupt
0
EFIE
End of Frame Interrupt Enable
0: End of frame flag w on’t generate interrupt
1: End of frame flag w ill generate interrupt
25.7.5.
Interrupt flag register (DCI_INTF)
Address offset: 0x10
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
ELIF
VSIF
ESEIF
OVRIF
EFIF
r
r
r
r
r