GD32W51x User Manual
1031
Filter y sinc filter configuration register (HPDF_FLTySFCFG)
Address offset:
0x114 + 0x80 * y, (y = 0, 1)
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
SFO[2:0]
Reserved
SFOR[9:0]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
IOR[7:0]
rw
Bits
Fields
Descriptions
31:29
SFO[2:0]
Sinc filter order
000: FastSinc filter type
001: Sinc
1
filter type
010: Sinc
2
filter type
011: Sinc
3
filter type
100: Sinc
4
filter type
101: Sinc
5
filter type
110~111: Reserved
This bit can only be configured w hen FLTEN=0 in HPDF_FLTy CTL0 register.
28:26
Reserved
Must be kept at reset value.
25:16
SFOR[9:0]
Sinc filter oversampling ratio (decimation rate)
0 ~1023: Sinc filter oversampling ratio (decimation rate) SFOR= SFOR[9:0] +1.
If SFOR [9:0] = 0 (SFOR=1), the filter w ill be bypass.
This bit can only be configured w hen FLTEN=0 in HPDF_FLTy CTL0 register.
15:8
Reserved
Must be kept at reset value.
7:0
IOR[7:0]
Integrator oversampling ratio
0~255: Integrator oversampling ratio IOR=IOR[7:0]+1.
The output data rate from the integrator w ill be decreased by this value.
If IOR[7:0] = 0 (IOR=1), the integrator w ill be bypass.
This bit can only be configured w hen FLTEN=0 in HPDF_FLTy CTL0 register.
Filter y inserted group conversion data register (HPDF_FLTyIDATA)
Address offset:
0x118 + 0x80 * y, (y = 0, 1)
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit).