GD32W51x User Manual
341
001: Enable peripheral 1
010: Enable peripheral 2
011: Enable peripheral 3
100: Enable peripheral 4
101: Enable peripheral 5
110: Enable peripheral 6
111: Enable peripheral 7
These bits can NOT be w ritten w hen CHEN is ‘1’.
24:23
MBURST[1:0]
Transfer burst type of memory
Softw are set and cleare.
00: single burst
01: INCR4 (4-beat incrementing burst)
10: INCR8 (8-beat incrementing burst)
11: INCR16 (16-beat incrementing burst)
These bits can NOT be w ritten w hen CHEN is ‘1’.
These bits are automatically locked as ‘00’ by hardw are immdiately after enable
CHEN if MDMEN in the DMA_CHxFCTL register is configured to ‘0’.
22:21
PBURST[1:0]
Transfer burst type of peripheral
Softw are set and cleare.
00: single burst
01: INCR4 (4-beat incrementing burst)
10: INCR8 (8-beat incrementing burst)
11: INCR16 (16-beat incrementing burst)
These bits can NOT be w ritten w hen CHEN is ‘1’.
These bits are automatic
ally locked as ‘00’ by hardw are immediately after enable
CHEN if MDMEN in the DMA_CHxFCTL register is configured to ‘0’.
20
Reserved
Must be kept at reset value.
19
MBS
Memory buffer select
Hardw are and softw are set, Hardw are and softw are clear.
0: Memory 0 is selected as memory transfer area
1: Memory 1 is selected as memory transfer area
This bit can NOT be w ritten w hen CHEN is ‘1’.
During the transmission, this bit can be set and cleared by hardw are at the end of
transfer to indicate w hich memory buffer is being accessed by DMA.
18
SBMEN
Sw itch-buffer mode enable
Softw are set and clear.
0: Disable sw itch-buffer mode
1: Enable sw itch-buffer mode
This bit can NOT be w ritten w hen CHEN is ‘1’.
17:16
PRIO[1:0]
Priority level
Softw are set and clear.