GD32W51x User Manual
751
0
FLUSH
Used to flush all qspi interal fifo.
22.11.22.
Wait cnt for indirect wire mode register (QSPI_WTCNT)
Address offset: 0x38
Reset value: 0x0007 A120
This register can be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
WTCNT [31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
WTCNT [15:0]
rw
Bits
Fields
Descriptions
31:0
WTCNT[31:0]
Wait cnt w hen an indirect w rite operation is completed or aborted.
QSPI must keep unw orking after an indirecnt w rite operation is completed or
aborted until this w ait cnt is deincreased to zero.
22.11.23.
Timeout for staus polling mode register (QSPI_SPTMOUT)
Address offset: 0x3C
Reset value: 0x0000 0000
This register can be accessed by word (32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
SPTMOUT [[31:16]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SPTMOUT [15:0]
rw
Bits
Fields
Descriptions
31:0
SPTMOUT [31:0]
Timeout cnt w hen a
FMC
transfer trys to abort a staus polling mode opertaion.
QSPI w ill not abort staus polling mode w hen a
FMC
transfer happens.To avoid
staus polling mode taking too much time , w hich w ill result in the blocking of
FMC
mode operation.
22.11.24.
FMC mode security configuration register (QSPI_FMC_SECCFG)
Address offset: 0x7C
Reset value: 0x0000 0000