GD32W51x User Manual
342
00: Low
01: Medium
10: High
11: Ultra high
These bits can NOT be w ritten w hen CHEN is ‘1’.
15
PAIF
Peripheral address increment fixed
Softw are set and clear.
0: The peripheral address increment is determined by PWIDTH
1: The peripheral address increment is fixed to 4
This bit can NOT be w ritten w hen CHEN is ‘1’.
During the transmission, w hen PNAGA is configured to ‘0’, this bit has no effect.
These bits are automatically locked as ‘0’ by hardw are immediately after enable
CHEN if MDMEN in the DMA_CHxFCTL r
egister is configured to ‘0’ or PBURST
are not equal to ‘00’.
14:13
MWIDTH[1:0]
Transfer w idth of memory
Softw are set and clear.
00: 8-bit
01: 16-bit
10: 32-bit
11: Reserved
These bits can NOT be w ritten w hen CHEN is ‘1’.
These bits are automatically locked as PWIDTH by hardw are immediately after
enable CHEN if MDMEN in the DMA_CHxFCTL register is configured to ‘0’.
12:11
PWIDTH[1:0]
Transfer w idth of peripheral
Softw are set and clear.
00: 8-bit
01: 16-bit
10: 32-bit
11: Reserved
These bits can NOT be
w ritten w hen CHEN is ‘1’.
10
MNAGA
Next address generation algorithm of memory
Softw are set and clear
0: Fixed address mode
1: Increasing address mode
This bit can NOT be w ritten w hen CHEN is ‘1’.
9
PNAGA
Next address generation algorithm of peripheral
Softw are set and clear
0: Fixed address mode
1: Increasing address mode
This bit can NOT be w ritten w hen CHEN is ‘1’.
8
CMEN
Circular mode enable