GD32W51x User Manual
182
6.5.11.
AHB2 enable register (RCU_AHB2EN)
Address offset: 0x34
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
TRNGEN HAUEN
CAUEN
PKCAUE
N
Reserved
DCIEN
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:7
Reserved
Must be kept at reset value.
6
TRNGEN
TRNG clock enable
This bit is set and reset by softw are.
0: Disabled TRNG clock
1: Enabled TRNG clock
5
HAUEN
HAU clock enable
This bit is set and reset by softw are.
0: Disabled HAU clock
1: Enabled HAU clock
4
CAUEN
CAU clock enable
This bit is set and reset by softw are.
0: Disabled CAU clock
1: Enabled CAU clock
3
PKCAUEN
PKCAU clock enable
This bit is set and reset by softw are.
0: Disabled PKCAU clock
1: Enabled PKCAU clock
2:1
Reserved
Must be kept at reset value.
0
DCIEN
DCI clock enable
This bit is set and reset by softw are.
0: Disabled DCI clock
1: Enabled DCI clock