GD32W51x User Manual
753
low one cycle longer than it stays high.
This field can be modified only w hen BUSY = 0.
23
CKMODEF
This bit indicates the SCK level in FMC mode w hen QSPI is free
0: CLK must stay low w hile CSN is high (QSPI is free).
1: CLK must stay high w hile CSN is high (QSPI is free).
This field can be modified only w hen BUSY = 0.
22:19
Reserved
Must be kept at reset value
18:16
CSHCF[2:0]
Chip select high cycle in FMC mode
CSHC+1 defines the minimum number of CLK cycles w hich the chip select ( CSN)
must stay high betw een
two command sequences
.
0: CSN stays high for at least 1 cycle betw een Flash memory commands
1: CSN stays high for at least 2 cycles betw een Flash memory commands
...
7: CSN stays high for at least 8 cycles betw een Flash memory commands
This field can be modified only w hen BUSY = 0.
15:12
SCKDVALUEF[3:0]
sck delay value in FMC mode
this only useful w hen SCK_DENF is enable and SSAMPLEF is set
11:7
Reserved
Must be kept at reset value
6
SCKDENF
SCK delay enable w hen read data from flash in FMC mode, it is only useful w hen
SSAMPLEF is 1
0: SCK delay disabled
1: SCK delay enabled
5:4
SSAMPLEF[1:0]
Sample shift in FMC mode
By default, the QSPI samples data 1/2 of a SCK cycle after the data is driven by the
Flash memory. This bit allow s the data is to be sampled later in order to account for
external signal delays.
0: No shift
1: 1/2 cycle shift
2: 1 cycle shift
3: Reserved
This field can be modified only w hen BUSY = 0.
3:0
Reserved
Must be kept at reset value
22.11.26.
Transfer configuration register in FMC mode (QSPI_TCFGF)
Address offset: 0x84
Reset value: 0x0100 2503
This register can be accessed by word (32-bit).