GD32W51x User Manual
180
Reserved
USBFSE
N
Reserved
DMA1EN DMA0EN Reserved
SRAM3E
N
SRAM2E
N
SRAM1E
N
SRAM0E
N
rw
rw
rw
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
WIFIRUN
EN
WIFIEN
CRCEN
Reserved
TSIEN
TZGPCE
N
Reserved
PCEN
PBEN
PAEN
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:30
Reserved
Must be kept at reset value.
29
USBFSEN
USBFS clock enable
This bit is set and reset by softw are.
0: Disabled USBFS clock
1: Enabled USBFS clock
28:23
Reserved
Must be kept at reset value.
22
DMA1EN
DMA1 clock enable
This bit is set and reset by softw are.
0: Disabled DMA1 clock
1: Enabled DMA1 clock
21
DMA0EN
DMA0 clock enable
This bit is set and reset by softw are.
0: Disabled DMA0 clock
1: Enabled DMA0 clock
20
Reserved
Must be kept at reset value.
19
SRAM3EN
SRAM3 clock enable
This bit is set and reset by softw are.
0: Disabled SRAM3 clock
1: Enabled SRAM3 clock
18
SRAM2EN
SRAM2 clock enable
This bit is set and reset by softw are.
0: Disabled SRAM2 clock
1: Enabled SRAM2 clock
17
SRAM1EN
SRAM1 clock enable
This bit is set and reset by softw are.
0: Disabled SRAM1 clock
1: Enabled SRAM1 clock
16
SRAM0EN
SRAM0 clock enable
This bit is set and reset by softw are.
0: Disabled SRAM0 clock