GD32W51x User Manual
195
9:8
RTCSRC[1:0]
RTC clock entry selection
Set and reset by softw are to control the RTC clock source. Once the RTC clock
source has been selected, it cannot be changed anymore unless the Backup
domain is reset.
00: No clock selected
01: CK_LXTAL selected as RTC source clock
10: CK_IRC32K selected as RTC source clock
11: (CK_HXTAL / RTCDIV) selected as RTC source clock, please refer to RTCDIV
bits in RCU_CFG0 register.
7:5
Reserved
Must be kept at reset value.
4:3
LXTALDRI[1:0]
LXTAL drive capability
Set and reset by softw are. Backup domain reset resets this value.
00: low er driving capability
01: high driving capability
10: higher driving capability
11: highest driving capability (reset value)
Note: The LXTALDRI is not in bypass mode.
2
LXTALBPS
LXTAL bypass mode enable
Set and reset by softw are.
0: Disable the LXTAL Bypass mode
1: Enable the LXTAL Bypass mode
1
LXTALSTB
Low speed crystal oscillator stabilization flag
Set by hardw are to indicate if the LXTAL output clock is stable and ready for use.
0: LXTAL is not stable
1: LXTAL is stable
0
LXTALEN
LXTAL enable
Set and reset by softw are.
0: Disable LXTAL
1: Enable LXTAL
6.5.21.
Reset source/clock register (RCU_RSTSCK)
Address offset: 0x74
Reset value: 0x0C00 0000, all reset flags reset by power reset only, RSTFC/IRC32KEN
reset by system reset.
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
LP
RSTF
WWDGT
RSTF
FWDGT
RSTF
SW
RSTF
POR
RSTF
EP
RSTF
OBLRST
F
RSTFC
Reserved
r
r
r
r
r
r
r
rw